

# **North South University**

Department of Electrical & Computer Engineering

# **ISA Design Proposal**

Course Name: CSE332- Computer Organization and Architecture

Instructor Name: Dr. Tanzilur Rahman

Section: 02

Group Number: 01

| Student Name            | ID         |
|-------------------------|------------|
| 1. Abid Ahsan Shanto    | 1921738042 |
| 2. Md. Baker            | 1911672642 |
| 3. Mariya Sharmin Tisha | 1911637642 |

#### **Introduction:**

We are to design an ISA for a 10-bit RISC (single cycle) type CPU. The details and issues the CPU will address are described below:

### → Operands:

We have decided to use two operands in our ISA. Most of them are register based as well as constants (MIXED). A total of 8 registers are used, each with a 3-bit address. A register table is given below outlining the details:

| Register No. | Register Name | Assigned Value | Comments                                    |
|--------------|---------------|----------------|---------------------------------------------|
| \$0          | \$zero        | 000            | Grounded to zero                            |
| \$01 - \$04  | \$\$0 - \$\$3 | 001 - 100      | Saved Registers<br>(General Purpose)        |
| \$05 - \$07  | \$T0 - \$T2   | 101 - 111      | Temporary<br>Registers (General<br>Purpose) |

### → Operations:

A total of 16 operations were chosen based on the benchmark programs as well as feasibility of performing instructions. Based on the number of operations we have chosen, we have assigned an opcode of 4 bits to each of them.

| Category      | Operation        | Туре | Example          | Meaning                    | Comments                                                  | Opcode |
|---------------|------------------|------|------------------|----------------------------|-----------------------------------------------------------|--------|
| Arithmetic    | add              | R    | Add \$s1<br>\$s2 | \$s1 = \$s1<br>+ \$s2      | Two register operands for adding values in registers      | 0000   |
|               | subtract         | R    | Sub \$s1<br>\$s2 | \$s1 = \$s1<br>- \$s2      | Two register operands for subtracting values in registers | 0001   |
|               | add<br>immediate | I    | Addi<br>\$s1 2   | \$s1 = \$s2<br>+ 2         | Used for adding constants                                 | 0010   |
| Data Transfer | load word        | I    | Lw \$s0<br>4     | \$t0<br>←mem[<br>4 + \$s0] | Word from<br>memory to<br>register                        | 0011   |

|                       | store word                     | I | Sw \$s0<br>4   | mem[4+<br>\$s0]<br><b>←</b> \$t0 | Word from register to memory                                        | 0100 |
|-----------------------|--------------------------------|---|----------------|----------------------------------|---------------------------------------------------------------------|------|
| Conditional<br>branch | Branch<br>Equal to<br>Zero     | I | Beqz<br>\$s0 L | if (\$s0 ==<br>0)<br>go to L     | Checks if<br>the<br>register<br>value is<br>equal to<br>zero or not | 0101 |
|                       | Branch<br>greater<br>than zero | I | Bgtz \$s0<br>L | If (\$s0 ><br>0)<br>Go to L      | Checks if<br>the<br>register<br>value is<br>greater<br>than zero    | 0110 |
|                       | Branch<br>less than<br>zero    | I | Bltz \$s0<br>L | If (\$s0 <<br>0)<br>Go to L      | Checks if<br>the<br>register<br>value is<br>smaller<br>than zero    | 0111 |
|                       | Branch not<br>equal to<br>zero | I | Bnez<br>\$s0 L | If (\$s0 !=<br>0)<br>Go to L     | Checks if<br>the<br>register<br>value is<br>not equal               | 1000 |

|                       |                                          |   |                  |                              | to than<br>zero or not                                               |      |
|-----------------------|------------------------------------------|---|------------------|------------------------------|----------------------------------------------------------------------|------|
|                       | Branch<br>greater or<br>equal to<br>zero | _ | Bgez<br>\$s0 L   | If (\$s0 >=<br>0)<br>Go to L | Checks if the register value is equal to or greater than zero or not | 1001 |
| Unconditional<br>Jump | Jump                                     | J | J target         | J L                          | Jump to<br>target<br>address                                         | 1010 |
| Logical               | And                                      | R | And \$s0<br>\$s1 | \$s0 = \$s0<br>AND \$s1      | Logical and                                                          | 1011 |
|                       | Or                                       | R | Or \$s0<br>\$s1  | \$s0 = \$s0<br>OR \$s1       | Logical OR                                                           | 1100 |
|                       | Nor                                      | R | Nor \$s0<br>\$s1 | \$s0 =<br>!(\$s0 +<br>\$1)   | Logical Nor                                                          | 1101 |
| I/O                   | Input                                    | J | In \$t0          | \$t0 ←<br>address<br>port    | Stores user input to a register                                      | 1110 |

| Output | J | Out \$t0 | \$t0→<br>address | Outputs<br>the result | 1111 |
|--------|---|----------|------------------|-----------------------|------|
|        |   |          | port             | through a<br>port     |      |
|        |   |          |                  |                       |      |

### → Formats:

The format for three different types of instruction types are given below along with their bit distribution:

#### > R TYPE

| Opcode: 4 bits | rs/rd: 3 bits | rt: 3 bits |
|----------------|---------------|------------|
|                |               |            |

#### > I TYPE

> J TYPE

| Opcode: 4 bits | Target: 6 bits |
|----------------|----------------|
|----------------|----------------|

# → Addressing Modes:

1. Register Addressing Mode:



2. Immediate Addressing:





# • Simple Arithmetic & Logical:

### **Assembly CODE**:

ADD \$s0, \$s1
AND \$s0, \$zero
AND \$t0,\$zero
ADDi \$t0,1
OR \$s0, \$t0
AND \$t0,\$zero
ADD \$t0,\$zero
ADD \$t0,\$s0
ADD \$s0,\$t0
ADD \$s0,\$t0
ADD \$s0,\$t0

# • Branch and loop:

### **Assembly CODE:**

AND \$S1, \$zero

L1: AND \$t0,\$zero

ADDi \$t0,5

SUB \$t0, \$S1

beqz \$t0, E

Add \$S2,\$S1

Addi \$\$1,1

JL1

Ε